

# Scoreboard Summary

- Drawbacks of scoreboard:
  - has to stall completely on WAW hazards
    - can't overlap loop iterations!

# Tomasulo Architecture



# Tomasulo

- For IBM 360/91 about 3 years after CDC 6600
- Goal: High Performance without special compilers
- New features
  - HW renaming of registers to avoid WAR and WAW hazards
    - overlap loop iterations
  - registers in instructions are replaced by pointers to reservations station buffer
  - reservation stations
    - control is distributed to the functional units instead of the scoreboard
  - Common Data Bus broadcasts results to all reservation stations
  - Load and Stores are treated as reservation stations with memory disambiguation

# Three Four Phases of Tomasulo's

(Text crunches several stages together)

1. **Dispatch** — get instruction from instr queue

If reservation station X is free, the instruction is dispatched

- reservation station becomes busy
- read inputs from register file (RF)
- read register status table ("RST") for each input register
- if ("RST") has an entry "Y" for the input register, then the fetched RF value is not correct, and the input will come over the CDB from Y.
- register status table ("RST") updated to map output register to reservation station X.
- 2. **Issue** wait for input operands

"Snoop" CDB bus for inputs, if needed.

If both operands are ready, arbitrate for functional unit versus other reservations stations assigned to same unit.

- 3. **Execute** compute on the functional unit
- 4. Write result finish execution

Write result on Common Data Bus to all awaiting reservation stations; If RST still maps destination register to res-station X:

- write result to RF.
- clear RST entry.

# Tomasulo Control Components

#### Reservation Station Related

Busy—Indicates whether the reservation station is busy or not

Op — Operation to perform in the unit (e.g., + or −)

Vj, Vk — Value of source operands

Qj, Qk — Reservation stations producing source operands Vj, Vk

Rj, Rk — Flags indicating when Vj, Vk are ready

#### Register Related

Register status table - Indicates which reservation station that contains the youngest instruction that will write to each register, if a write is outstanding. Blank when no pending instructions will write that register.

# Assumptions for these slides

- LD = 1 cycle for EA calculation, 2 cycles for array access
- Add/Mul/Div = 2 cycles (in real life, Div >> Add/Mul)













Pipelining the wakeup logic for zero-penalty back-to-back dependent operations: an example



Pipelining the wakeup logic for single cycle-penalty back-to-back dependent operations: an example



1 L.D F6, 32(R2) D

- 2 L.D F2, 44(R3)
- 3 MUL.D F0, F2, F4
- 4 SUB.D F6, F2, F6
- 5 DIV.D F10, F0, F6
- 6 ADD.D F6, F8, F2

### **Reservation Stations**

| Name  | Op  | Vj | Vk   | Qj | Qk | A | (Instr#) |
|-------|-----|----|------|----|----|---|----------|
| Load1 | L.D | 32 | [R2] |    |    |   | 1        |
| Load2 |     |    |      |    |    |   |          |
| Add1  |     |    |      |    |    |   |          |
| Add2  |     |    |      |    |    |   |          |
| Add3  |     |    |      |    |    |   |          |
| Mult1 |     |    |      |    |    |   |          |
| Mult2 |     |    |      |    |    |   |          |

## **Register Status Table**

| F0 | F2 | <b>F4</b> | <b>F6</b> | F8 | F10 | •• | F30 |
|----|----|-----------|-----------|----|-----|----|-----|
|    |    |           | Load1     |    |     |    |     |

1 L.D F6, 32(R2) D I 2 L.D F2, 44(R3) D

3 MUL.D F0, F2, F4

4 SUB.D F6, F2, F6

5 DIV.D F10, F0, F6

6 ADD.D F6, F8, F2

### **Reservation Stations**

| Name  | Op  | Vj | Vk   | Qj | Qk | A | (Instr#) |
|-------|-----|----|------|----|----|---|----------|
| Load1 | L.D | 32 | [R2] |    |    |   | 1        |
| Load2 | L.D | 44 | [R3] |    |    |   | 2        |
| Add1  |     |    |      |    |    |   |          |
| Add2  |     |    |      |    |    |   |          |
| Add3  |     |    |      |    |    |   |          |
| Mult1 |     |    |      |    |    |   |          |
| Mult2 |     |    |      |    |    |   |          |

| F0 | F2    | <b>F4</b> | <b>F6</b> | F8 | F10 | •• | F30 |
|----|-------|-----------|-----------|----|-----|----|-----|
|    | Load2 |           | Load1     |    |     |    |     |

1 L.D F6, 32(R2) D I EA 2 L.D F2, 44(R3) D I 3 MUL.D F0, F2, F4 D 4 SUB.D F6, F2, F6 5 DIV.D F10, F0, F6 6 ADD.D F6, F8, F2

#### Cycle 3

### **Reservation Stations**

| Name  | Op    | Vj | Vk   | Qj    | Qk | A         | (Instr #) |
|-------|-------|----|------|-------|----|-----------|-----------|
| Load1 | L.D   | 32 | [R2] |       |    | "[R2]+32" | 1         |
| Load2 | L.D   | 44 | [R3] |       |    |           | 2         |
| Add1  |       |    |      |       |    |           |           |
| Add2  |       |    |      |       |    |           |           |
| Add3  |       |    |      |       |    |           |           |
| Mult1 | MUL.D |    | [F4] | Load2 |    |           | 3         |
| Mult2 |       |    |      |       |    |           |           |

| F0    | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10 | •• | F30 |
|-------|-----------|-----------|-----------|----|-----|----|-----|
| Mult1 | Load2     |           | Load1     |    |     |    |     |

```
1 L.D F6, 32(R2) D I EA L1

2 L.D F2, 44(R3) D I EA

3 MUL.D F0, F2, F4 D I

4 SUB.D F6, F2, F6 D

5 DIV.D F10, F0, F6

6 ADD.D F6, F8, F2
```

#### Cycle 4

## **Reservation Stations**

| Name  | Op    | Vj | Vk   | Qj    | Qk    | A         | (Instr #) |
|-------|-------|----|------|-------|-------|-----------|-----------|
| Load1 | L.D   | 32 | [R2] |       |       | "[R2]+32" | 1         |
| Load2 | L.D   | 44 | [R3] |       |       | "[R3]+44" | 2         |
| Add1  | SUB.D |    |      | Load2 | Load1 |           | 4         |
| Add2  |       |    |      |       |       |           |           |
| Add3  |       |    |      |       |       |           |           |
| Mult1 | MUL.D |    | [F4] | Load2 |       |           | 3         |
| Mult2 |       |    |      |       |       |           |           |

| F0    | <b>F2</b> | <b>F4</b> | <b>F</b> 6 | F8 | F10 | •• | F30 |
|-------|-----------|-----------|------------|----|-----|----|-----|
| Mult1 | Load2     |           | Load1/Add1 |    |     |    |     |

```
1 L.D F6, 32(R2) D I EA L1 L2
2 L.D F2, 44(R3) D I EA L1
3 MUL.D F0, F2, F4 D I I
4 SUB.D F6, F2, F6 D D
5 DIV.D F10, F0, F6 D
6 ADD.D F6, F8, F2
```

### **Reservation Stations**

| Name  | Op    | Vj | Vk   | Qj    | Qk    | A         | (Instr #) |
|-------|-------|----|------|-------|-------|-----------|-----------|
| Load1 | L.D   | 32 | [R2] |       |       | "[R2]+32" | 1         |
| Load2 | L.D   | 44 | [R3] |       |       | "[R3]+44" | 2         |
| Add1  | SUB.D |    |      | Load2 | Load1 |           | 4         |
| Add2  |       |    |      |       |       |           |           |
| Add3  |       |    |      |       |       |           |           |
| Mult1 | MUL.D |    | [F4] | Load2 |       |           | 3         |
| Mult2 | DIV.D |    |      | Mult1 | Add1  |           | 5         |

Cycle 5

| F0    | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10   | •• | F30 |
|-------|-----------|-----------|-----------|----|-------|----|-----|
| Mult1 | Load2     |           | Add1      |    | Mult2 |    |     |

```
L.D F6, 32(R2) D
                          EA L1 L2 W
   F2, 44(R3)
L.D
                          I EA L1 L2
MUL.D F0, F2, F4
                           D
SUB.D F6, F2, F6
                              D
DIV.D F10, F0, F6
                                 D
                                    D
```

# ADD.D F6, F8, F2

## **Reservation Stations**

| Name  | Op    | Vj   | Vk      | Qj    | Qk    | A         | (Instr #) |
|-------|-------|------|---------|-------|-------|-----------|-----------|
| Load1 | LD    | 32   | [D2]    |       |       | "[D2]+32" | 1         |
| Load2 | L.D   | 44   | [R3]    |       |       | "[R3]+44" | 2         |
| Add1  | SUB.D |      | [Load1] | Load2 | Load1 |           | 4         |
| Add2  | ADD.D | [F8] |         |       | Load2 |           | 6         |
| Add3  |       |      |         |       |       |           |           |
| Mult1 | MUL.D |      | [F4]    | Load2 |       |           | 3         |
| Mult2 | DIV.D |      |         | Mult1 | Add1  |           | 5         |

Cycle 6

| F0    | <b>F2</b> | F4 | <b>F</b> 6 | F8 | F10   | •• | F30 |
|-------|-----------|----|------------|----|-------|----|-----|
| Mult1 | Load2     |    | Aad1/Add2  |    | Mult2 |    |     |

| 1 | L.D   | F6,  | 32  | 2(R2) | D | I | EA | L1 | L2 | W  |   |
|---|-------|------|-----|-------|---|---|----|----|----|----|---|
| 2 | L.D   | F2,  | 44  | 4(R3) |   | D | I  | EA | L1 | L2 | W |
| 3 | MUL.D | F0,  | F2, | F4    |   |   | D  | I  | I  | I  | I |
| 4 | SUB.D | F6,  | F2, | F6    |   |   |    | D  | I  | I  | I |
| 5 | DIV.D | F10, | F0, | F6    |   |   |    |    | D  | I  | I |
| 6 | ADD.D | F6,  | F8, | F2    |   |   |    |    |    | D  | I |

## **Reservation Stations**

| Name  | Op    | Vj      | Vk      | Qj    | Qk    | A         | (Instr #) |
|-------|-------|---------|---------|-------|-------|-----------|-----------|
| Load1 |       |         |         |       |       |           |           |
| Load2 | L.D   | 44      | [R3]    |       |       | "[D2]+44" | 2         |
| Add1  | SUB.D | [Load2] | [Load1] | Loca2 |       |           | 4         |
| Add2  | ADD.D | [F8]    | [Load2] |       | Logd2 |           | 6         |
| Add3  |       |         |         |       |       |           |           |
| Mult1 | MUL.D | [Load2] | [F4]    | Lord2 |       |           | 3         |
| Mult2 | DIV.D |         |         | Mult1 | Add1  |           | 5         |

Cycle 7

| F0    | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10   | • | F30 |
|-------|-----------|-----------|-----------|----|-------|---|-----|
| Mult1 | Lead2     |           | Add2      |    | Mult2 |   |     |



## **Reservation Stations**

| Name  | Op    | Vj      | Vk      | Qj    | Qk   | A | (Instr #) |
|-------|-------|---------|---------|-------|------|---|-----------|
| Load1 |       |         |         |       |      |   |           |
| Load2 |       |         |         |       |      |   |           |
| Add1  | SUB.D | [Load2] | [Load1] |       |      |   | 4         |
| Add2  | ADD.D | [F8]    | [Load2] |       |      |   | 6         |
| Add3  |       |         |         |       |      |   |           |
| Mult1 | MUL.D | [Load2] | [F4]    |       |      |   | 3         |
| Mult2 | DIV.D |         |         | Mult1 | Add1 |   | 5         |

| F0    | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10   | •• | F30 |
|-------|-----------|-----------|-----------|----|-------|----|-----|
| Mult1 |           |           | Add2      |    | Mult2 |    |     |

Cycle 9 L.D F6, 32(R2) D I EA L1 L2 W F2, 44(R3) L.DI EA L1 L2 W MUL.D F0, F2, F4 D I M1 M2 SUB.D F6, F2, F6 A1 A2 DIV.D F10, F0, F6 D ADD.D F6, F8, F2 D I I A1

#### **Reservation Stations**

| Name  | Op    | Vj      | Vk      | Qj    | Qk   | A | (Instr #) |
|-------|-------|---------|---------|-------|------|---|-----------|
| Load1 |       |         |         |       |      |   |           |
| Load2 |       |         |         |       |      |   |           |
| Add1  | SUB.D | [Load2] | [Load1] |       |      |   | 4         |
| Add2  | ADD.D | [F8]    | [Load2] |       |      |   | 6         |
| Add3  |       |         |         |       |      |   |           |
| Mult1 | MUL.D | [Load2] | [F4]    |       |      |   | 3         |
| Mult2 | DIV.D |         |         | Mult1 | Add1 |   | 5         |

| F0    | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10   | •• | F30 |
|-------|-----------|-----------|-----------|----|-------|----|-----|
| Mult1 |           |           | Add2      |    | Mult2 |    |     |



| 1 | L.D   | F6,  | 32  | 2(R2) | D | I | EA | L1 | L2 | W  |   |            |     |    |    | Cy | cle 11 | 1 |
|---|-------|------|-----|-------|---|---|----|----|----|----|---|------------|-----|----|----|----|--------|---|
| 2 | L.D   | F2,  | 44  | 4(R3) |   | D | I  | EA | L1 | L2 | W |            |     |    |    |    |        |   |
| 3 | MUL.D | F0,  | F2, | F4    |   |   | D  | I  | I  | I  | I | M1         | M2  | W  |    |    |        |   |
| 4 | SUB.D | F6,  | F2, | F6    |   |   |    | D  | I  | I  | I | <b>A</b> 1 | A2  | W  |    |    |        |   |
| 5 | DIV.D | F10, | F0, | F6    |   |   |    |    | D  | I  | I | I          | I   | I  | M1 |    |        |   |
| 6 | ADD D | F6   | F8  | F2    |   |   |    |    |    | D  | Ţ | I          | A 1 | A2 | W  |    |        |   |

## **Reservation Stations**

| Name  | Op    | Vj      | Vk      | Qj | Qk | A | (Instr #) |
|-------|-------|---------|---------|----|----|---|-----------|
| Load1 |       |         |         |    |    |   |           |
| Load2 |       |         |         |    |    |   |           |
| Add1  |       |         |         |    |    |   |           |
| Add2  | ADD.D | [F0]    | [Load2] |    |    |   | 0         |
| Add3  |       |         |         |    |    |   |           |
| Mult1 |       |         |         |    |    |   |           |
| Mult2 | DIV.D | [Mult1] | [Add1]  |    |    |   | 5         |

| F0 | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10   | •• | F30 |
|----|-----------|-----------|-----------|----|-------|----|-----|
|    |           |           | Age 2     |    | Mult2 |    |     |

Cycle 12 L.D F6, 32(R2) D I EA L1 L2 W L.DF2, 44(R3) I EA L1 L2 W MUL.D F0, F2, F4 D I M1 M2 W SUB.D F6, F2, F6 A1 A2 W DIV.D F10, F0, F6 D M1 M2 I I A1 A2 W ADD.D F6, F8, F2

#### **Reservation Stations**

| Name  | Op    | Vj      | Vk     | Qj | Qk | A | (Instr#) |
|-------|-------|---------|--------|----|----|---|----------|
| Load1 |       |         |        |    |    |   |          |
| Load2 |       |         |        |    |    |   |          |
| Add1  |       |         |        |    |    |   |          |
| Add2  |       |         |        |    |    |   |          |
| Add3  |       |         |        |    |    |   |          |
| Mult1 |       |         |        |    |    |   |          |
| Mult2 | DIV.D | [Mult1] | [Add1] |    |    |   | 5        |

| F0 | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10   | •• | F30 |
|----|-----------|-----------|-----------|----|-------|----|-----|
|    |           |           |           |    | Mult2 |    |     |

Cycle 13 L.D F6, 32(R2) D EA L1 L2 W L.D F2, 44(R3) EA L1 L2 W MUL.D F0, F2, F4 D M1 M2 W SUB.D F6, F2, F6 A1 A2 W DIV.D F10, F0, F6 D M1 M2 W I I A1 A2 W ADD.D F6, F8, F2

#### **Reservation Stations**

| Name  | Op    | Vj      | Vk     | Qj | Qk | A | (Instr #) |
|-------|-------|---------|--------|----|----|---|-----------|
| Load1 |       |         |        |    |    |   |           |
| Load2 |       |         |        |    |    |   |           |
| Add1  |       |         |        |    |    |   |           |
| Add2  |       |         |        |    |    |   |           |
| Add3  |       |         |        |    |    |   |           |
| Mult1 |       |         |        |    |    |   |           |
| Mult2 | DIV.D | [Mult1] | [Add1] |    |    |   | 5         |

| F0 | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10  | •• | F30 |
|----|-----------|-----------|-----------|----|------|----|-----|
|    |           |           |           |    | Mat2 |    |     |

Cycle 14 L.D F6, 32(R2) D I EA L1 L2 W L.D F2, 44(R3) I EA L1 L2 W MUL.D F0, F2, F4 D M1 M2 W SUB.D F6, F2, F6 A1 A2 W DIV.D F10, F0, F6 D M1 M2 W Ţ I A1 A2 W ADD.D F6, F8, F2

#### **Reservation Stations**

| Name  | Op | Vj | Vk | Qj | Qk | A | (Instr #) |
|-------|----|----|----|----|----|---|-----------|
| Load1 |    |    |    |    |    |   |           |
| Load2 |    |    |    |    |    |   |           |
| Add1  |    |    |    |    |    |   |           |
| Add2  |    |    |    |    |    |   |           |
| Add3  |    |    |    |    |    |   |           |
| Mult1 |    |    |    |    |    |   |           |
| Mult2 |    |    |    |    |    |   |           |

| F0 | <b>F2</b> | <b>F4</b> | <b>F6</b> | F8 | F10 | •• | F30 |
|----|-----------|-----------|-----------|----|-----|----|-----|
|    |           |           |           |    |     |    |     |

# Benefits of Tomasulo Dynamic Scheduling

- Remember our "3-day waiting period" for hardware
- Complex hardware structures have high costs:
  - design time
  - verification time
  - silicon area
  - possibly lower frequency
- What does Tomasulo dynamic scheduling buy us versus smart compilation?
  - compilers can easily schedule instructions within a basic block
  - benefits of dynamic scheduling come from:



- rescheduling instructions on the fly to respond to cache misses and any other variable-latency instructions

## limited

- scheduling across branches (and loop edges)



- rescheduling instructions on the fly to respond to memory dependencies (or the lack there-of)

# Allowing Out-of-Order Memory Accesses

- Phase 1: Resolve memory addresses *in order* (thus the semantics are slightly different than a reservation station).
- Phase 2a: A load operation may proceed if no older stores to the same address are in Phase 2. (In-order processing of Phase 1 guarantees that all older addresses have passed Phase 2.)
- Phase 2b: A store operation may proceed if no older loads or stores to the same address are in flight.



# Hardware Sketch for Tomasulo Load-Store Queue Phase 1: Resolve addresses in-order



Ld/St 0

Ld/St 1

# Hardware Sketch for Tomasulo Load-Store Queue Phase 2: Wait for inputs/deps



# Rules for dependence bits:

Load-is-dependent(A, Other.A, Other.IsStore) →

(A == Other.A) && Other.IsStore

Stall on RAW, Ignores RAR

Store-is-dependent(A, Other.A, Other.IsStore) →
(A == Other.A)

Stall on WAR, WAW

# Hardware Sketch for Tomasulo Load-Store Queue Phase 3: Execute out-of-order, update deps.



## Allowing Scheduling Across Branches

- Limited ability to schedule instructions across branches only allowed if the branch is known to be taken.
- In 360/91, FP instructions are queued up separately from integer instructions. Presumably, FP instructions are only queued up after branches have been resolved in integer part of the machine. In other words, instructions are already passed the point of no-return once they reach the instruction queue.
- Reasonable, but there is a benefit only if the integer part runs ahead of the floating point part.
  - → Could the compiler handle this case?

### Tomasulo Loop Example

Loop: LD F0, 0(R1)

MULTD F4,F0,F2

SD 0(R1), F4

SUBI R1,R1,#8

BNEZ R1, Loop





























# Why Can Tomasulo Overlap Iterations of Loops?

- Register renaming
  - -Multiple iterations use different physical destinations for registers (dynamic loop unrolling).
  - -Replace static register names from code with dynamic register "pointers"
  - -Effectively increases size of register file
- Crucial: integer unit must "get ahead" of floating point unit so that we can issue multiple iterations
- Other idea: Tomasulo building "DataFlow" graph.

## Key Points to Dynamic Scheduling

- Dynamic scheduling is instruction scheduling in hardware
  - allows out-of-order execution
- Register renaming eliminates WAW and WAR dependencies
- To get cross-iteration parallelism, need to eliminate WAR and WAW dependencies.
- Dynamic scheduling can do things SW scheduling cannot
  - execute instructions past instructions with unpredictable stalls
  - disambiguate may-alias memory references
  - rename across loop boundaries without code duplication

#### Progression of Execution Techniques

| Issue    | Dynamic Sched-uling | Renaming | Speculative Execution | Completion/<br>Exceptions  | Machine                   |
|----------|---------------------|----------|-----------------------|----------------------------|---------------------------|
| In-order | No                  | Limited  | Limited               | In-order/<br>Precise       | 5-stage MIPS              |
| In-order | No                  | No       | No                    | Out-of-order/<br>Precise   | US 1                      |
| In-order | Yes                 | Yes      | No                    | Out-of-order/<br>Imprecise | Tomasulo                  |
| In-order | Yes                 | Yes      | Yes                   | In-order/<br>Precise       | Tomasulo + Reorder Buffer |

